ISL8723资料

合集下载
  1. 1、下载文档前请自行甄别文档内容的完整性,平台不提供额外的编辑、内容补充、找答案等附加服务。
  2. 2、"仅部分预览"的文档,不可在线预览部分如存在完整性等问题,可反馈申请退款(可完整预览的文档不适用该条件!)。
  3. 3、如文档侵犯您的权益,请联系客服反馈,我们会尽快为您处理(人工客服工作时间:9:00-18:30)。

4mmx4mm 4 5 6 7 GATE_D 8 DLY_ON_B 9 NC 10 GND 11 NC 12 UVLO_B 15 DLY_ON_D 14 UVLO_D 13 DLY_OFF_B
1
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. 1-888-INTERSIL or 1-888-468-3774 | Intersil (and design) is a registered trademark of Intersil Americas Inc. Copyright Intersil Americas Inc. 2006. All Rights Reserved. All other trademarks mentioned are the property of their respective owners.
20 12 17 14 21 8 16 15 18 13 3 4 2 5 6 7
UVLO_A UVLO_B UVLO_C UVLO_D DLY_ON_A DLY_ON_B DLY_ON_C DLY_ON_D
Under Voltage Lock Out/Monitoring Input
Gate On Delay Timer Output
UVLO_A UVLO_B UVLO_C UVLO_D DLY_OFF_C DLY_OFF_D DLY_ON_D
FIGURE 1. TYPICAL ISL8723 APPLICATION USAGE
Pin Descriptions
PIN # 23 10 1 24 PIN NAME VDD GND ENABLE/ ENABLE# RESET# FUNCTION Chip Bias Bias Return Input to start on/off sequencing. RESET# Output Bias IC from nominal 2.5V to 5V IC ground Input to initiate the start of the programmed sequencing of supplies on or off. Enable functionality is disabled for 10ms after UVLO is satisfied. ISL8723 has ENABLE. ISL8724 has ENABLE#. RESET# provides a high signal ~160ms after all GATEs are fully enhanced. This delay is for stabilization of output voltages. RESET# will assert low upon any UVLO not being satisfied or ENABLE/ENABLE# being deasserted. The RESET# output is an open drain N-channel FET and is guaranteed to be in the correct state for VDD down to 1V and is filtered to ignore fast transients on VDD and UVLO_X. These inputs provide for a programmable UV lockout referenced to an internal 0.631V reference and are filtered to ignore short (<7µs) transients below programmed UVLO level. DESCRIPTION
元器件交易网
®
ISL8723, ISL8724
Data Sheet December 21, 2006 FN6413.0
Power Sequencing Controllers
The Intersil ISL8723 and ISL8724 are 4 channel sequencers controlling the on and off sequence of voltages with under voltage supply fault protection and a “sequence completed” signal (RESET#). For larger systems, more than 4 voltages can be sequenced by a simple connection of multiple IC's. These sequencers use an integrated charge pump to drive 4 external low-cost N-channel MOSFET switch gates above the IC bias voltage by 5.3V. These IC's can be biased from and control any supply from 2.5V to 5V and additionally monitor any voltage above 0.7V. Individual product descriptions are below. The four channel ISL8723 (ENABLE input), ISL8724 (ENABLE# input) offer the designer 4 voltage control when it is required that all four rails are in minimal compliance prior to turn on and that compliance must be maintained during operation. The ISL8723 has a low power standby mode when it is disabled suitable for battery powered applications. External resistors provide flexible voltage threshold programming of monitored voltages. Delay and sequencing timing are programmable by external capacitors for both ramp up and ramp down.
Evaluation Platform
NOTE: Intersil Pb-free plus anneal products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which are RoHS compliant and compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020.
NC
元器件交易网
ISL8723, ISL8724
AIN BIN CIN DIN AOUT BOUT COUT DOUT
GATE D
GATE C
GATE B
GATE A
DIN
CIN
BIN
VDD ENABLE SYSRST# RESET# DLY_OFF_B GROUND DLY_OFF_A DLY_ON_A DLY_ON_B DLY_ON_C
Applications
• Graphics cards • FPGA/ASIC/microprocessor/PowerPC supply sequencing • Network Routers • Telecommunications Systems
Ordering Information
PART NUMBER ISL8723IRZ (Note) ISL8724IRZ (Note) TEMP. RANGE PART (°C) MARKING 8723IRZ 8724IRZ PACKAGE PKG. DWG. #
ENABLE/ ENABLE# GATE_A DLY_OFF_C DLY_OFF_D GATE_B GATE_C 1 2 3
VDD
ISL8723IRZ-T (Note) 8723IRZ ISL8724IRZ-T (Note) 8724IRZ ISL8723EVAL1
24
23
22
21
19 18 DLY_OFF_A 17 UVLO_C 16 DLY_ON_C
DLY_OFF_A Gate Off Delay Timer Output DLY_OFF_B DLY_OFF_C DLY_OFF_D GATE_A GATE_B GATE_C GATE_D FET Gate Drive Output
Allows for programming the delay and sequence for VOUT turn-on using a capacitor to ground. Each cap is charged with 1µA, 10ms after turn-on initiated by ENABLE/ENABLE# with an internal current source providing delayed enhancement of the associated FETs GATE to turn-on.
Features
• Enables arbitrary turn-on and turn-off sequencing of up to four power supplies (0.7V to 5V) • Operates from 2.5V to 5V supply voltage • Supplies VDD +5.3V of charge pumped gate drive • Adjustable voltage slew rate for each rail • Multiple sequencers can be easily daisy-chained to sequence an infinite number of independent voltages • Glitch immunity • Under voltage lockout for each monitored supply voltage • 30µA Sleep State (ISL8723) • Active high (ISL8723) or low (ISL8724) ENABLE# input • Pb-free plus anneal available (RoHS compliant) QFN Package
Pinout
ISL8723, ISL8724 (24 LD QFN) TOP VIEW
DLY_ON_A SYSRST# UVLO_A 20 RESET#
-40 to +85 24 Ld 4x4 QFN L24.4x4 (Pb-free) L24.4x4 -40 to +85 24 Ld 4x4 QFN L24.4x4 (Pb-free) L24.4x4 Tape & Reel
相关文档
最新文档